2003-06-23 17:01:19 +00:00
|
|
|
/*-
|
2004-12-31 22:42:38 +00:00
|
|
|
* Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
|
2003-06-23 17:01:19 +00:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer,
|
|
|
|
* without modification.
|
|
|
|
* 2. Redistributions in binary form must reproduce at minimum a disclaimer
|
|
|
|
* similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
|
|
|
|
* redistribution must be conditioned upon including a substantially
|
|
|
|
* similar Disclaimer requirement for further binary redistribution.
|
|
|
|
* 3. Neither the names of the above-listed copyright holders nor the names
|
|
|
|
* of any contributors may be used to endorse or promote products derived
|
|
|
|
* from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* Alternatively, this software may be distributed under the terms of the
|
|
|
|
* GNU General Public License ("GPL") version 2 as published by the Free
|
|
|
|
* Software Foundation.
|
|
|
|
*
|
|
|
|
* NO WARRANTY
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
|
|
|
|
* AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
|
|
|
|
* OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
|
|
|
|
* IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
|
|
|
|
* THE POSSIBILITY OF SUCH DAMAGES.
|
|
|
|
*
|
|
|
|
* $FreeBSD$
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Defintions for the Atheros Wireless LAN controller driver.
|
|
|
|
*/
|
|
|
|
#ifndef _DEV_ATH_ATHVAR_H
|
|
|
|
#define _DEV_ATH_ATHVAR_H
|
|
|
|
|
|
|
|
#include <sys/taskqueue.h>
|
|
|
|
|
|
|
|
#include <contrib/dev/ath/ah.h>
|
2003-09-05 22:22:49 +00:00
|
|
|
#include <net80211/ieee80211_radiotap.h>
|
2003-06-23 17:01:19 +00:00
|
|
|
#include <dev/ath/if_athioctl.h>
|
2004-12-08 17:34:36 +00:00
|
|
|
#include <dev/ath/if_athrate.h>
|
2003-06-23 17:01:19 +00:00
|
|
|
|
|
|
|
#define ATH_TIMEOUT 1000
|
|
|
|
|
2006-02-09 21:03:25 +00:00
|
|
|
#ifndef ATH_RXBUF
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ATH_RXBUF 40 /* number of RX buffers */
|
2006-02-09 21:03:25 +00:00
|
|
|
#endif
|
|
|
|
#ifndef ATH_TXBUF
|
2005-01-18 19:42:17 +00:00
|
|
|
#define ATH_TXBUF 100 /* number of TX buffers */
|
2006-02-09 21:03:25 +00:00
|
|
|
#endif
|
2005-01-18 19:42:17 +00:00
|
|
|
#define ATH_TXDESC 10 /* number of descriptors per buffer */
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ATH_TXMAXTRY 11 /* max number of transmit attempts */
|
2006-02-09 20:57:48 +00:00
|
|
|
#define ATH_TXMGTTRY 4 /* xmit attempts for mgt/ctl frames */
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ATH_TXINTR_PERIOD 5 /* max number of batched tx descriptors */
|
2003-06-23 17:01:19 +00:00
|
|
|
|
2005-06-07 00:12:40 +00:00
|
|
|
#define ATH_BEACON_AIFS_DEFAULT 0 /* default aifs for ap beacon q */
|
|
|
|
#define ATH_BEACON_CWMIN_DEFAULT 0 /* default cwmin for ap beacon q */
|
|
|
|
#define ATH_BEACON_CWMAX_DEFAULT 0 /* default cwmax for ap beacon q */
|
|
|
|
|
2005-06-06 16:39:21 +00:00
|
|
|
/*
|
|
|
|
* The key cache is used for h/w cipher state and also for
|
|
|
|
* tracking station state such as the current tx antenna.
|
|
|
|
* We also setup a mapping table between key cache slot indices
|
|
|
|
* and station state to short-circuit node lookups on rx.
|
|
|
|
* Different parts have different size key caches. We handle
|
|
|
|
* up to ATH_KEYMAX entries (could dynamically allocate state).
|
|
|
|
*/
|
|
|
|
#define ATH_KEYMAX 128 /* max key cache size we handle */
|
|
|
|
#define ATH_KEYBYTES (ATH_KEYMAX/NBBY) /* storage space in bytes */
|
|
|
|
|
2004-12-08 17:34:36 +00:00
|
|
|
/* driver-specific node state */
|
2003-06-23 17:01:19 +00:00
|
|
|
struct ath_node {
|
2003-08-19 22:17:04 +00:00
|
|
|
struct ieee80211_node an_node; /* base class */
|
2004-12-08 17:34:36 +00:00
|
|
|
u_int32_t an_avgrssi; /* average rssi over all rx frames */
|
|
|
|
/* variable-length rate control state follows */
|
2003-06-23 17:01:19 +00:00
|
|
|
};
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ATH_NODE(ni) ((struct ath_node *)(ni))
|
|
|
|
#define ATH_NODE_CONST(ni) ((const struct ath_node *)(ni))
|
|
|
|
|
|
|
|
#define ATH_RSSI_LPF_LEN 10
|
|
|
|
#define ATH_RSSI_DUMMY_MARKER 0x127
|
|
|
|
#define ATH_EP_MUL(x, mul) ((x) * (mul))
|
|
|
|
#define ATH_RSSI_IN(x) (ATH_EP_MUL((x), HAL_RSSI_EP_MULTIPLIER))
|
|
|
|
#define ATH_LPF_RSSI(x, y, len) \
|
|
|
|
((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y))
|
|
|
|
#define ATH_RSSI_LPF(x, y) do { \
|
|
|
|
if ((y) >= -20) \
|
|
|
|
x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN); \
|
|
|
|
} while (0)
|
2003-06-23 17:01:19 +00:00
|
|
|
|
|
|
|
struct ath_buf {
|
2004-12-08 17:34:36 +00:00
|
|
|
STAILQ_ENTRY(ath_buf) bf_list;
|
2003-06-23 17:01:19 +00:00
|
|
|
int bf_nseg;
|
2005-07-07 00:04:50 +00:00
|
|
|
int bf_flags; /* tx descriptor flags */
|
2003-06-23 17:01:19 +00:00
|
|
|
struct ath_desc *bf_desc; /* virtual addr of desc */
|
|
|
|
bus_addr_t bf_daddr; /* physical addr of desc */
|
2004-12-08 17:34:36 +00:00
|
|
|
bus_dmamap_t bf_dmamap; /* DMA map for mbuf chain */
|
2003-06-23 17:01:19 +00:00
|
|
|
struct mbuf *bf_m; /* mbuf for buf */
|
|
|
|
struct ieee80211_node *bf_node; /* pointer to the node */
|
|
|
|
bus_size_t bf_mapsize;
|
2005-01-18 19:42:17 +00:00
|
|
|
#define ATH_MAX_SCATTER ATH_TXDESC /* max(tx,rx,beacon) desc's */
|
2003-06-23 17:01:19 +00:00
|
|
|
bus_dma_segment_t bf_segs[ATH_MAX_SCATTER];
|
|
|
|
};
|
2004-12-08 17:34:36 +00:00
|
|
|
typedef STAILQ_HEAD(, ath_buf) ath_bufhead;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* DMA state for tx/rx descriptors.
|
|
|
|
*/
|
|
|
|
struct ath_descdma {
|
|
|
|
const char* dd_name;
|
|
|
|
struct ath_desc *dd_desc; /* descriptors */
|
|
|
|
bus_addr_t dd_desc_paddr; /* physical addr of dd_desc */
|
|
|
|
bus_addr_t dd_desc_len; /* size of dd_desc */
|
|
|
|
bus_dma_segment_t dd_dseg;
|
|
|
|
bus_dma_tag_t dd_dmat; /* bus DMA tag */
|
|
|
|
bus_dmamap_t dd_dmamap; /* DMA map for descriptors */
|
|
|
|
struct ath_buf *dd_bufptr; /* associated buffers */
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Data transmit queue state. One of these exists for each
|
|
|
|
* hardware transmit queue. Packets sent to us from above
|
|
|
|
* are assigned to queues based on their priority. Not all
|
|
|
|
* devices support a complete set of hardware transmit queues.
|
|
|
|
* For those devices the array sc_ac2q will map multiple
|
|
|
|
* priorities to fewer hardware queues (typically all to one
|
|
|
|
* hardware queue).
|
|
|
|
*/
|
|
|
|
struct ath_txq {
|
|
|
|
u_int axq_qnum; /* hardware q number */
|
|
|
|
u_int axq_depth; /* queue depth (stat only) */
|
|
|
|
u_int axq_intrcnt; /* interrupt count */
|
|
|
|
u_int32_t *axq_link; /* link ptr in last TX desc */
|
|
|
|
STAILQ_HEAD(, ath_buf) axq_q; /* transmit queue */
|
|
|
|
struct mtx axq_lock; /* lock on q and link */
|
2006-02-09 21:09:26 +00:00
|
|
|
char axq_name[12]; /* e.g. "ath0_txq4" */
|
2004-12-08 17:34:36 +00:00
|
|
|
};
|
|
|
|
|
2006-02-09 21:09:26 +00:00
|
|
|
#define ATH_TXQ_LOCK_INIT(_sc, _tq) do { \
|
|
|
|
snprintf((_tq)->axq_name, sizeof((_tq)->axq_name), "%s_txq%u", \
|
|
|
|
device_get_nameunit((_sc)->sc_dev), (_tq)->axq_qnum); \
|
|
|
|
mtx_init(&(_tq)->axq_lock, (_tq)->axq_name, "ath_txq", MTX_DEF); \
|
|
|
|
} while (0);
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ATH_TXQ_LOCK_DESTROY(_tq) mtx_destroy(&(_tq)->axq_lock)
|
|
|
|
#define ATH_TXQ_LOCK(_tq) mtx_lock(&(_tq)->axq_lock)
|
|
|
|
#define ATH_TXQ_UNLOCK(_tq) mtx_unlock(&(_tq)->axq_lock)
|
|
|
|
#define ATH_TXQ_LOCK_ASSERT(_tq) mtx_assert(&(_tq)->axq_lock, MA_OWNED)
|
|
|
|
|
|
|
|
#define ATH_TXQ_INSERT_TAIL(_tq, _elm, _field) do { \
|
|
|
|
STAILQ_INSERT_TAIL(&(_tq)->axq_q, (_elm), _field); \
|
|
|
|
(_tq)->axq_depth++; \
|
|
|
|
} while (0)
|
|
|
|
#define ATH_TXQ_REMOVE_HEAD(_tq, _field) do { \
|
|
|
|
STAILQ_REMOVE_HEAD(&(_tq)->axq_q, _field); \
|
|
|
|
(_tq)->axq_depth--; \
|
|
|
|
} while (0)
|
2003-06-23 17:01:19 +00:00
|
|
|
|
2006-02-09 21:48:51 +00:00
|
|
|
struct taskqueue;
|
2006-02-09 21:28:11 +00:00
|
|
|
struct ath_tx99;
|
|
|
|
|
2003-06-23 17:01:19 +00:00
|
|
|
struct ath_softc {
|
2005-06-10 16:49:24 +00:00
|
|
|
struct ifnet *sc_ifp; /* interface common */
|
2004-12-08 17:34:36 +00:00
|
|
|
struct ath_stats sc_stats; /* interface statistics */
|
2003-06-23 17:01:19 +00:00
|
|
|
struct ieee80211com sc_ic; /* IEEE 802.11 common */
|
2004-12-08 17:34:36 +00:00
|
|
|
int sc_countrycode;
|
|
|
|
int sc_debug;
|
|
|
|
void (*sc_recv_mgmt)(struct ieee80211com *,
|
|
|
|
struct mbuf *,
|
|
|
|
struct ieee80211_node *,
|
|
|
|
int, int, u_int32_t);
|
2003-07-20 21:38:20 +00:00
|
|
|
int (*sc_newstate)(struct ieee80211com *,
|
|
|
|
enum ieee80211_state, int);
|
2004-12-08 17:34:36 +00:00
|
|
|
void (*sc_node_free)(struct ieee80211_node *);
|
2003-06-23 17:01:19 +00:00
|
|
|
device_t sc_dev;
|
|
|
|
bus_space_tag_t sc_st; /* bus space tag */
|
|
|
|
bus_space_handle_t sc_sh; /* bus space handle */
|
|
|
|
bus_dma_tag_t sc_dmat; /* bus DMA tag */
|
|
|
|
struct mtx sc_mtx; /* master lock (recursive) */
|
2006-02-09 21:48:51 +00:00
|
|
|
struct taskqueue *sc_tq; /* private task queue */
|
2003-06-23 17:01:19 +00:00
|
|
|
struct ath_hal *sc_ah; /* Atheros HAL */
|
2004-12-08 17:34:36 +00:00
|
|
|
struct ath_ratectrl *sc_rc; /* tx rate control support */
|
2006-02-09 21:28:11 +00:00
|
|
|
struct ath_tx99 *sc_tx99; /* tx99 adjunct state */
|
2004-12-08 17:34:36 +00:00
|
|
|
void (*sc_setdefantenna)(struct ath_softc *, u_int);
|
2005-06-06 16:39:21 +00:00
|
|
|
unsigned int sc_invalid : 1, /* disable hardware accesses */
|
2004-12-08 17:34:36 +00:00
|
|
|
sc_mrretry : 1, /* multi-rate retry support */
|
|
|
|
sc_softled : 1, /* enable LED gpio status */
|
|
|
|
sc_splitmic: 1, /* split TKIP MIC keys */
|
|
|
|
sc_needmib : 1, /* enable MIB stats intr */
|
|
|
|
sc_diversity : 1,/* enable rx diversity */
|
|
|
|
sc_hasveol : 1, /* tx VEOL support */
|
2005-01-18 19:03:04 +00:00
|
|
|
sc_ledstate: 1, /* LED on/off state */
|
2005-04-12 17:56:43 +00:00
|
|
|
sc_blinking: 1, /* LED blink operation active */
|
2005-06-06 16:39:21 +00:00
|
|
|
sc_mcastkey: 1, /* mcast key cache search */
|
2006-02-09 22:21:53 +00:00
|
|
|
sc_syncbeacon:1,/* sync/resync beacon timers */
|
2005-06-06 16:39:21 +00:00
|
|
|
sc_hasclrkey:1; /* CLR key supported */
|
2003-06-23 17:01:19 +00:00
|
|
|
/* rate tables */
|
|
|
|
const HAL_RATE_TABLE *sc_rates[IEEE80211_MODE_MAX];
|
|
|
|
const HAL_RATE_TABLE *sc_currates; /* current rate table */
|
|
|
|
enum ieee80211_phymode sc_curmode; /* current phy mode */
|
2006-02-09 21:42:53 +00:00
|
|
|
HAL_OPMODE sc_opmode; /* current operating mode */
|
2004-12-08 17:34:36 +00:00
|
|
|
u_int16_t sc_curtxpow; /* current tx power limit */
|
|
|
|
HAL_CHANNEL sc_curchan; /* current h/w channel */
|
2003-06-23 17:01:19 +00:00
|
|
|
u_int8_t sc_rixmap[256]; /* IEEE to h/w rate table ix */
|
2005-01-18 19:03:04 +00:00
|
|
|
struct {
|
|
|
|
u_int8_t ieeerate; /* IEEE rate */
|
2005-01-24 20:31:24 +00:00
|
|
|
u_int8_t rxflags; /* radiotap rx flags */
|
|
|
|
u_int8_t txflags; /* radiotap tx flags */
|
2005-01-18 19:03:04 +00:00
|
|
|
u_int16_t ledon; /* softled on time */
|
|
|
|
u_int16_t ledoff; /* softled off time */
|
|
|
|
} sc_hwmap[32]; /* h/w rate ix mappings */
|
2006-02-09 20:49:55 +00:00
|
|
|
u_int8_t sc_minrateix; /* min h/w rate index */
|
2006-02-09 21:15:36 +00:00
|
|
|
u_int8_t sc_mcastrix; /* mcast h/w rate index */
|
2004-12-08 17:34:36 +00:00
|
|
|
u_int8_t sc_protrix; /* protection rate index */
|
2006-02-09 21:15:36 +00:00
|
|
|
u_int sc_mcastrate; /* ieee rate for mcastrateix */
|
2004-12-08 17:34:36 +00:00
|
|
|
u_int sc_txantenna; /* tx antenna (fixed or auto) */
|
2003-06-23 17:01:19 +00:00
|
|
|
HAL_INT sc_imask; /* interrupt mask copy */
|
2004-12-08 17:34:36 +00:00
|
|
|
u_int sc_keymax; /* size of key cache */
|
2005-06-06 16:39:21 +00:00
|
|
|
u_int8_t sc_keymap[ATH_KEYBYTES];/* key use bit map */
|
2004-12-08 17:34:36 +00:00
|
|
|
|
2005-01-18 19:03:04 +00:00
|
|
|
u_int sc_ledpin; /* GPIO pin for driving LED */
|
|
|
|
u_int sc_ledon; /* pin setting for LED on */
|
|
|
|
u_int sc_ledidle; /* idle polling interval */
|
|
|
|
int sc_ledevent; /* time of last LED event */
|
|
|
|
u_int8_t sc_rxrate; /* current rx rate for LED */
|
|
|
|
u_int8_t sc_txrate; /* current tx rate for LED */
|
|
|
|
u_int16_t sc_ledoff; /* off time for current blink */
|
|
|
|
struct callout sc_ledtimer; /* led off timer */
|
2003-06-23 17:01:19 +00:00
|
|
|
|
2006-02-10 19:07:08 +00:00
|
|
|
u_int sc_rfsilentpin; /* GPIO pin for rfkill int */
|
|
|
|
u_int sc_rfsilentpol; /* pin setting for rfkill on */
|
|
|
|
|
2003-09-05 22:22:49 +00:00
|
|
|
struct bpf_if *sc_drvbpf;
|
|
|
|
union {
|
|
|
|
struct ath_tx_radiotap_header th;
|
|
|
|
u_int8_t pad[64];
|
|
|
|
} u_tx_rt;
|
2004-04-01 00:38:45 +00:00
|
|
|
int sc_tx_th_len;
|
2003-09-05 22:22:49 +00:00
|
|
|
union {
|
2005-01-24 20:31:24 +00:00
|
|
|
struct ath_rx_radiotap_header th;
|
2003-09-05 22:22:49 +00:00
|
|
|
u_int8_t pad[64];
|
|
|
|
} u_rx_rt;
|
2005-01-24 20:31:24 +00:00
|
|
|
int sc_rx_th_len;
|
2006-01-09 17:13:20 +00:00
|
|
|
u_int sc_monpass; /* frames to pass in mon.mode */
|
2003-09-05 22:22:49 +00:00
|
|
|
|
2003-06-23 17:01:19 +00:00
|
|
|
struct task sc_fataltask; /* fatal int processing */
|
|
|
|
|
2004-12-08 17:34:36 +00:00
|
|
|
struct ath_descdma sc_rxdma; /* RX descriptos */
|
|
|
|
ath_bufhead sc_rxbuf; /* receive buffer */
|
2003-06-23 17:01:19 +00:00
|
|
|
u_int32_t *sc_rxlink; /* link ptr in last RX desc */
|
|
|
|
struct task sc_rxtask; /* rx int processing */
|
2004-12-08 17:34:36 +00:00
|
|
|
struct task sc_rxorntask; /* rxorn int processing */
|
2006-02-10 19:07:08 +00:00
|
|
|
struct task sc_radartask; /* radar processing */
|
2004-12-08 17:34:36 +00:00
|
|
|
u_int8_t sc_defant; /* current default antenna */
|
|
|
|
u_int8_t sc_rxotherant; /* rx's on non-default antenna*/
|
2006-02-09 22:03:26 +00:00
|
|
|
u_int64_t sc_lastrx; /* tsf at last rx'd frame */
|
2003-06-23 17:01:19 +00:00
|
|
|
|
2004-12-08 17:34:36 +00:00
|
|
|
struct ath_descdma sc_txdma; /* TX descriptors */
|
|
|
|
ath_bufhead sc_txbuf; /* transmit buffer */
|
2003-06-23 17:01:19 +00:00
|
|
|
struct mtx sc_txbuflock; /* txbuf lock */
|
2006-02-09 21:09:26 +00:00
|
|
|
char sc_txname[12]; /* e.g. "ath0_buf" */
|
2004-12-08 17:34:36 +00:00
|
|
|
int sc_tx_timer; /* transmit timeout */
|
|
|
|
u_int sc_txqsetup; /* h/w queues setup */
|
|
|
|
u_int sc_txintrperiod;/* tx interrupt batching */
|
|
|
|
struct ath_txq sc_txq[HAL_NUM_TX_QUEUES];
|
|
|
|
struct ath_txq *sc_ac2q[5]; /* WME AC -> h/w q map */
|
2003-06-23 17:01:19 +00:00
|
|
|
struct task sc_txtask; /* tx int processing */
|
|
|
|
|
2004-12-08 17:34:36 +00:00
|
|
|
struct ath_descdma sc_bdma; /* beacon descriptors */
|
|
|
|
ath_bufhead sc_bbuf; /* beacon buffers */
|
2003-06-23 17:01:19 +00:00
|
|
|
u_int sc_bhalq; /* HAL q for outgoing beacons */
|
2004-12-08 17:34:36 +00:00
|
|
|
u_int sc_bmisscount; /* missed beacon transmits */
|
|
|
|
u_int32_t sc_ant_tx[8]; /* recent tx frames/antenna */
|
|
|
|
struct ath_txq *sc_cabq; /* tx q for cab frames */
|
|
|
|
struct ieee80211_beacon_offsets sc_boff;/* dynamic update state */
|
2003-06-23 17:01:19 +00:00
|
|
|
struct task sc_bmisstask; /* bmiss int processing */
|
2004-12-08 17:34:36 +00:00
|
|
|
struct task sc_bstucktask; /* stuck beacon processing */
|
|
|
|
enum {
|
|
|
|
OK, /* no change needed */
|
|
|
|
UPDATE, /* update pending */
|
|
|
|
COMMIT /* beacon sent, commit change */
|
|
|
|
} sc_updateslot; /* slot time update fsm */
|
2003-06-23 17:01:19 +00:00
|
|
|
|
|
|
|
struct callout sc_cal_ch; /* callout handle for cals */
|
2006-02-10 19:07:08 +00:00
|
|
|
int sc_calinterval; /* current polling interval */
|
|
|
|
int sc_caltries; /* cals at current interval */
|
2006-02-09 21:23:44 +00:00
|
|
|
HAL_NODE_STATS sc_halstats; /* station-mode rssi stats */
|
2003-06-23 17:01:19 +00:00
|
|
|
struct callout sc_scan_ch; /* callout handle for scan */
|
2006-02-10 19:07:08 +00:00
|
|
|
struct callout sc_dfs_ch; /* callout handle for dfs */
|
2003-06-23 17:01:19 +00:00
|
|
|
};
|
2003-09-05 22:22:49 +00:00
|
|
|
#define sc_tx_th u_tx_rt.th
|
2005-01-24 20:31:24 +00:00
|
|
|
#define sc_rx_th u_rx_rt.th
|
2003-06-23 17:01:19 +00:00
|
|
|
|
2003-10-14 22:51:45 +00:00
|
|
|
#define ATH_LOCK_INIT(_sc) \
|
|
|
|
mtx_init(&(_sc)->sc_mtx, device_get_nameunit((_sc)->sc_dev), \
|
|
|
|
MTX_NETWORK_LOCK, MTX_DEF | MTX_RECURSE)
|
|
|
|
#define ATH_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->sc_mtx)
|
|
|
|
#define ATH_LOCK(_sc) mtx_lock(&(_sc)->sc_mtx)
|
|
|
|
#define ATH_UNLOCK(_sc) mtx_unlock(&(_sc)->sc_mtx)
|
|
|
|
#define ATH_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->sc_mtx, MA_OWNED)
|
|
|
|
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ATH_TXQ_SETUP(sc, i) ((sc)->sc_txqsetup & (1<<i))
|
|
|
|
|
2006-02-09 21:09:26 +00:00
|
|
|
#define ATH_TXBUF_LOCK_INIT(_sc) do { \
|
|
|
|
snprintf((_sc)->sc_txname, sizeof((_sc)->sc_txname), "%s_buf", \
|
|
|
|
device_get_nameunit((_sc)->sc_dev)); \
|
|
|
|
mtx_init(&(_sc)->sc_txbuflock, (_sc)->sc_txname, "ath_buf", MTX_DEF); \
|
|
|
|
} while (0)
|
2003-10-14 22:51:45 +00:00
|
|
|
#define ATH_TXBUF_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->sc_txbuflock)
|
|
|
|
#define ATH_TXBUF_LOCK(_sc) mtx_lock(&(_sc)->sc_txbuflock)
|
|
|
|
#define ATH_TXBUF_UNLOCK(_sc) mtx_unlock(&(_sc)->sc_txbuflock)
|
|
|
|
#define ATH_TXBUF_LOCK_ASSERT(_sc) \
|
|
|
|
mtx_assert(&(_sc)->sc_txbuflock, MA_OWNED)
|
|
|
|
|
2003-06-23 17:01:19 +00:00
|
|
|
int ath_attach(u_int16_t, struct ath_softc *);
|
|
|
|
int ath_detach(struct ath_softc *);
|
|
|
|
void ath_resume(struct ath_softc *);
|
|
|
|
void ath_suspend(struct ath_softc *);
|
|
|
|
void ath_shutdown(struct ath_softc *);
|
|
|
|
void ath_intr(void *);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* HAL definitions to comply with local coding convention.
|
|
|
|
*/
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_detach(_ah) \
|
|
|
|
((*(_ah)->ah_detach)((_ah)))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_reset(_ah, _opmode, _chan, _outdoor, _pstatus) \
|
|
|
|
((*(_ah)->ah_reset)((_ah), (_opmode), (_chan), (_outdoor), (_pstatus)))
|
|
|
|
#define ath_hal_getratetable(_ah, _mode) \
|
|
|
|
((*(_ah)->ah_getRateTable)((_ah), (_mode)))
|
|
|
|
#define ath_hal_getmac(_ah, _mac) \
|
|
|
|
((*(_ah)->ah_getMacAddress)((_ah), (_mac)))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_setmac(_ah, _mac) \
|
|
|
|
((*(_ah)->ah_setMacAddress)((_ah), (_mac)))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_intrset(_ah, _mask) \
|
|
|
|
((*(_ah)->ah_setInterrupts)((_ah), (_mask)))
|
|
|
|
#define ath_hal_intrget(_ah) \
|
|
|
|
((*(_ah)->ah_getInterrupts)((_ah)))
|
|
|
|
#define ath_hal_intrpend(_ah) \
|
|
|
|
((*(_ah)->ah_isInterruptPending)((_ah)))
|
|
|
|
#define ath_hal_getisr(_ah, _pmask) \
|
|
|
|
((*(_ah)->ah_getPendingInterrupts)((_ah), (_pmask)))
|
|
|
|
#define ath_hal_updatetxtriglevel(_ah, _inc) \
|
|
|
|
((*(_ah)->ah_updateTxTrigLevel)((_ah), (_inc)))
|
2006-02-10 19:07:08 +00:00
|
|
|
#define ath_hal_setpower(_ah, _mode) \
|
|
|
|
((*(_ah)->ah_setPowerMode)((_ah), (_mode), AH_TRUE))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_keycachesize(_ah) \
|
|
|
|
((*(_ah)->ah_getKeyCacheSize)((_ah)))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_keyreset(_ah, _ix) \
|
|
|
|
((*(_ah)->ah_resetKeyCacheEntry)((_ah), (_ix)))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_keyset(_ah, _ix, _pk, _mac) \
|
|
|
|
((*(_ah)->ah_setKeyCacheEntry)((_ah), (_ix), (_pk), (_mac), AH_FALSE))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_keyisvalid(_ah, _ix) \
|
|
|
|
(((*(_ah)->ah_isKeyCacheEntryValid)((_ah), (_ix))))
|
|
|
|
#define ath_hal_keysetmac(_ah, _ix, _mac) \
|
|
|
|
((*(_ah)->ah_setKeyCacheEntryMac)((_ah), (_ix), (_mac)))
|
|
|
|
#define ath_hal_getrxfilter(_ah) \
|
|
|
|
((*(_ah)->ah_getRxFilter)((_ah)))
|
|
|
|
#define ath_hal_setrxfilter(_ah, _filter) \
|
|
|
|
((*(_ah)->ah_setRxFilter)((_ah), (_filter)))
|
|
|
|
#define ath_hal_setmcastfilter(_ah, _mfilt0, _mfilt1) \
|
|
|
|
((*(_ah)->ah_setMulticastFilter)((_ah), (_mfilt0), (_mfilt1)))
|
|
|
|
#define ath_hal_waitforbeacon(_ah, _bf) \
|
|
|
|
((*(_ah)->ah_waitForBeaconDone)((_ah), (_bf)->bf_daddr))
|
|
|
|
#define ath_hal_putrxbuf(_ah, _bufaddr) \
|
|
|
|
((*(_ah)->ah_setRxDP)((_ah), (_bufaddr)))
|
|
|
|
#define ath_hal_gettsf32(_ah) \
|
|
|
|
((*(_ah)->ah_getTsf32)((_ah)))
|
|
|
|
#define ath_hal_gettsf64(_ah) \
|
|
|
|
((*(_ah)->ah_getTsf64)((_ah)))
|
|
|
|
#define ath_hal_resettsf(_ah) \
|
|
|
|
((*(_ah)->ah_resetTsf)((_ah)))
|
|
|
|
#define ath_hal_rxena(_ah) \
|
|
|
|
((*(_ah)->ah_enableReceive)((_ah)))
|
|
|
|
#define ath_hal_puttxbuf(_ah, _q, _bufaddr) \
|
|
|
|
((*(_ah)->ah_setTxDP)((_ah), (_q), (_bufaddr)))
|
|
|
|
#define ath_hal_gettxbuf(_ah, _q) \
|
|
|
|
((*(_ah)->ah_getTxDP)((_ah), (_q)))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_numtxpending(_ah, _q) \
|
|
|
|
((*(_ah)->ah_numTxPending)((_ah), (_q)))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_getrxbuf(_ah) \
|
|
|
|
((*(_ah)->ah_getRxDP)((_ah)))
|
|
|
|
#define ath_hal_txstart(_ah, _q) \
|
|
|
|
((*(_ah)->ah_startTxDma)((_ah), (_q)))
|
|
|
|
#define ath_hal_setchannel(_ah, _chan) \
|
|
|
|
((*(_ah)->ah_setChannel)((_ah), (_chan)))
|
2006-02-10 19:07:08 +00:00
|
|
|
#define ath_hal_calibrate(_ah, _chan, _iqcal) \
|
|
|
|
((*(_ah)->ah_perCalibration)((_ah), (_chan), (_iqcal)))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_setledstate(_ah, _state) \
|
|
|
|
((*(_ah)->ah_setLedState)((_ah), (_state)))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_beaconinit(_ah, _nextb, _bperiod) \
|
|
|
|
((*(_ah)->ah_beaconInit)((_ah), (_nextb), (_bperiod)))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_beaconreset(_ah) \
|
|
|
|
((*(_ah)->ah_resetStationBeaconTimers)((_ah)))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_beacontimers(_ah, _bs) \
|
|
|
|
((*(_ah)->ah_setStationBeaconTimers)((_ah), (_bs)))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_setassocid(_ah, _bss, _associd) \
|
2004-12-08 17:34:36 +00:00
|
|
|
((*(_ah)->ah_writeAssocid)((_ah), (_bss), (_associd)))
|
|
|
|
#define ath_hal_phydisable(_ah) \
|
|
|
|
((*(_ah)->ah_phyDisable)((_ah)))
|
|
|
|
#define ath_hal_setopmode(_ah) \
|
|
|
|
((*(_ah)->ah_setPCUConfig)((_ah)))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_stoptxdma(_ah, _qnum) \
|
|
|
|
((*(_ah)->ah_stopTxDma)((_ah), (_qnum)))
|
|
|
|
#define ath_hal_stoppcurecv(_ah) \
|
|
|
|
((*(_ah)->ah_stopPcuReceive)((_ah)))
|
|
|
|
#define ath_hal_startpcurecv(_ah) \
|
|
|
|
((*(_ah)->ah_startPcuReceive)((_ah)))
|
|
|
|
#define ath_hal_stopdmarecv(_ah) \
|
|
|
|
((*(_ah)->ah_stopDmaReceive)((_ah)))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_getdiagstate(_ah, _id, _indata, _insize, _outdata, _outsize) \
|
|
|
|
((*(_ah)->ah_getDiagState)((_ah), (_id), \
|
|
|
|
(_indata), (_insize), (_outdata), (_outsize)))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_setuptxqueue(_ah, _type, _irq) \
|
|
|
|
((*(_ah)->ah_setupTxQueue)((_ah), (_type), (_irq)))
|
|
|
|
#define ath_hal_resettxqueue(_ah, _q) \
|
|
|
|
((*(_ah)->ah_resetTxQueue)((_ah), (_q)))
|
|
|
|
#define ath_hal_releasetxqueue(_ah, _q) \
|
|
|
|
((*(_ah)->ah_releaseTxQueue)((_ah), (_q)))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_gettxqueueprops(_ah, _q, _qi) \
|
|
|
|
((*(_ah)->ah_getTxQueueProps)((_ah), (_q), (_qi)))
|
|
|
|
#define ath_hal_settxqueueprops(_ah, _q, _qi) \
|
|
|
|
((*(_ah)->ah_setTxQueueProps)((_ah), (_q), (_qi)))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_getrfgain(_ah) \
|
|
|
|
((*(_ah)->ah_getRfGain)((_ah)))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_getdefantenna(_ah) \
|
|
|
|
((*(_ah)->ah_getDefAntenna)((_ah)))
|
|
|
|
#define ath_hal_setdefantenna(_ah, _ant) \
|
|
|
|
((*(_ah)->ah_setDefAntenna)((_ah), (_ant)))
|
2006-02-10 19:07:08 +00:00
|
|
|
#define ath_hal_rxmonitor(_ah, _arg, _chan) \
|
|
|
|
((*(_ah)->ah_rxMonitor)((_ah), (_arg), (_chan)))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_mibevent(_ah, _stats) \
|
|
|
|
((*(_ah)->ah_procMibEvent)((_ah), (_stats)))
|
|
|
|
#define ath_hal_setslottime(_ah, _us) \
|
|
|
|
((*(_ah)->ah_setSlotTime)((_ah), (_us)))
|
|
|
|
#define ath_hal_getslottime(_ah) \
|
|
|
|
((*(_ah)->ah_getSlotTime)((_ah)))
|
|
|
|
#define ath_hal_setacktimeout(_ah, _us) \
|
|
|
|
((*(_ah)->ah_setAckTimeout)((_ah), (_us)))
|
|
|
|
#define ath_hal_getacktimeout(_ah) \
|
|
|
|
((*(_ah)->ah_getAckTimeout)((_ah)))
|
|
|
|
#define ath_hal_setctstimeout(_ah, _us) \
|
|
|
|
((*(_ah)->ah_setCTSTimeout)((_ah), (_us)))
|
|
|
|
#define ath_hal_getctstimeout(_ah) \
|
|
|
|
((*(_ah)->ah_getCTSTimeout)((_ah)))
|
|
|
|
#define ath_hal_getcapability(_ah, _cap, _param, _result) \
|
|
|
|
((*(_ah)->ah_getCapability)((_ah), (_cap), (_param), (_result)))
|
|
|
|
#define ath_hal_setcapability(_ah, _cap, _param, _v, _status) \
|
|
|
|
((*(_ah)->ah_setCapability)((_ah), (_cap), (_param), (_v), (_status)))
|
|
|
|
#define ath_hal_ciphersupported(_ah, _cipher) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_CIPHER, _cipher, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_getregdomain(_ah, _prd) \
|
2006-02-10 19:07:08 +00:00
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_REG_DMN, 0, (_prd)) == HAL_OK)
|
2006-02-09 21:36:00 +00:00
|
|
|
#define ath_hal_setregdomain(_ah, _rd) \
|
|
|
|
((*(_ah)->ah_setRegulatoryDomain)((_ah), (_rd), NULL))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_getcountrycode(_ah, _pcc) \
|
|
|
|
(*(_pcc) = (_ah)->ah_countryCode)
|
|
|
|
#define ath_hal_tkipsplit(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_TKIP_SPLIT, 0, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_hwphycounters(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_PHYCOUNTERS, 0, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_hasdiversity(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 0, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_getdiversity(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_DIVERSITY, 1, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_setdiversity(_ah, _v) \
|
|
|
|
ath_hal_setcapability(_ah, HAL_CAP_DIVERSITY, 1, _v, NULL)
|
|
|
|
#define ath_hal_getdiag(_ah, _pv) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_DIAG, 0, _pv) == HAL_OK)
|
|
|
|
#define ath_hal_setdiag(_ah, _v) \
|
|
|
|
ath_hal_setcapability(_ah, HAL_CAP_DIAG, 0, _v, NULL)
|
|
|
|
#define ath_hal_getnumtxqueues(_ah, _pv) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_NUM_TXQUEUES, 0, _pv) == HAL_OK)
|
|
|
|
#define ath_hal_hasveol(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_VEOL, 0, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_hastxpowlimit(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 0, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_settxpowlimit(_ah, _pow) \
|
|
|
|
((*(_ah)->ah_setTxPowerLimit)((_ah), (_pow)))
|
|
|
|
#define ath_hal_gettxpowlimit(_ah, _ppow) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 1, _ppow) == HAL_OK)
|
|
|
|
#define ath_hal_getmaxtxpow(_ah, _ppow) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 2, _ppow) == HAL_OK)
|
|
|
|
#define ath_hal_gettpscale(_ah, _scale) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_TXPOW, 3, _scale) == HAL_OK)
|
|
|
|
#define ath_hal_settpscale(_ah, _v) \
|
|
|
|
ath_hal_setcapability(_ah, HAL_CAP_TXPOW, 3, _v, NULL)
|
|
|
|
#define ath_hal_hastpc(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_TPC, 0, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_gettpc(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_TPC, 1, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_settpc(_ah, _v) \
|
|
|
|
ath_hal_setcapability(_ah, HAL_CAP_TPC, 1, _v, NULL)
|
|
|
|
#define ath_hal_hasbursting(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_BURST, 0, NULL) == HAL_OK)
|
2005-06-06 16:39:21 +00:00
|
|
|
#ifdef notyet
|
|
|
|
#define ath_hal_hasmcastkeysearch(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 0, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_getmcastkeysearch(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_MCAST_KEYSRCH, 1, NULL) == HAL_OK)
|
|
|
|
#else
|
|
|
|
#define ath_hal_getmcastkeysearch(_ah) 0
|
|
|
|
#endif
|
2006-02-10 19:07:08 +00:00
|
|
|
#define ath_hal_hasrfsilent(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 0, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_getrfkill(_ah) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 1, NULL) == HAL_OK)
|
|
|
|
#define ath_hal_setrfkill(_ah, _onoff) \
|
|
|
|
ath_hal_setcapability(_ah, HAL_CAP_RFSILENT, 1, _onoff, NULL)
|
|
|
|
#define ath_hal_getrfsilent(_ah, _prfsilent) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_RFSILENT, 2, _prfsilent) == HAL_OK)
|
|
|
|
#define ath_hal_setrfsilent(_ah, _rfsilent) \
|
|
|
|
ath_hal_setcapability(_ah, HAL_CAP_RFSILENT, 2, _rfsilent, NULL)
|
|
|
|
#define ath_hal_gettpack(_ah, _ptpack) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_TPC_ACK, 0, _ptpack) == HAL_OK)
|
|
|
|
#define ath_hal_settpack(_ah, _tpack) \
|
|
|
|
ath_hal_setcapability(_ah, HAL_CAP_TPC_ACK, 0, _tpack, NULL)
|
|
|
|
#define ath_hal_gettpcts(_ah, _ptpcts) \
|
|
|
|
(ath_hal_getcapability(_ah, HAL_CAP_TPC_CTS, 0, _ptpcts) == HAL_OK)
|
|
|
|
#define ath_hal_settpcts(_ah, _tpcts) \
|
|
|
|
ath_hal_setcapability(_ah, HAL_CAP_TPC_CTS, 0, _tpcts, NULL)
|
2006-01-09 17:13:20 +00:00
|
|
|
#if HAL_ABI_VERSION < 0x05120700
|
|
|
|
#define ath_hal_process_noisefloor(_ah)
|
|
|
|
#define ath_hal_getchannoise(_ah, _c) (-96)
|
|
|
|
#define HAL_CAP_TPC_ACK 100
|
|
|
|
#define HAL_CAP_TPC_CTS 101
|
|
|
|
#else
|
|
|
|
#define ath_hal_getchannoise(_ah, _c) \
|
|
|
|
((*(_ah)->ah_getChanNoise)((_ah), (_c)))
|
|
|
|
#endif
|
2006-02-10 19:07:08 +00:00
|
|
|
#if HAL_ABI_VERSION < 0x05122200
|
|
|
|
#define HAL_TXQ_TXOKINT_ENABLE TXQ_FLAG_TXOKINT_ENABLE
|
|
|
|
#define HAL_TXQ_TXERRINT_ENABLE TXQ_FLAG_TXERRINT_ENABLE
|
|
|
|
#define HAL_TXQ_TXDESCINT_ENABLE TXQ_FLAG_TXDESCINT_ENABLE
|
|
|
|
#define HAL_TXQ_TXEOLINT_ENABLE TXQ_FLAG_TXEOLINT_ENABLE
|
|
|
|
#define HAL_TXQ_TXURNINT_ENABLE TXQ_FLAG_TXURNINT_ENABLE
|
|
|
|
#endif
|
2003-06-23 17:01:19 +00:00
|
|
|
|
|
|
|
#define ath_hal_setuprxdesc(_ah, _ds, _size, _intreq) \
|
|
|
|
((*(_ah)->ah_setupRxDesc)((_ah), (_ds), (_size), (_intreq)))
|
2003-11-29 01:23:59 +00:00
|
|
|
#define ath_hal_rxprocdesc(_ah, _ds, _dspa, _dsnext) \
|
2006-02-10 19:07:08 +00:00
|
|
|
((*(_ah)->ah_procRxDesc)((_ah), (_ds), (_dspa), (_dsnext), 0))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_setuptxdesc(_ah, _ds, _plen, _hlen, _atype, _txpow, \
|
|
|
|
_txr0, _txtr0, _keyix, _ant, _flags, \
|
|
|
|
_rtsrate, _rtsdura) \
|
|
|
|
((*(_ah)->ah_setupTxDesc)((_ah), (_ds), (_plen), (_hlen), (_atype), \
|
|
|
|
(_txpow), (_txr0), (_txtr0), (_keyix), (_ant), \
|
2006-02-10 19:07:08 +00:00
|
|
|
(_flags), (_rtsrate), (_rtsdura), 0, 0, 0))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_setupxtxdesc(_ah, _ds, \
|
2003-06-23 17:01:19 +00:00
|
|
|
_txr1, _txtr1, _txr2, _txtr2, _txr3, _txtr3) \
|
2004-12-08 17:34:36 +00:00
|
|
|
((*(_ah)->ah_setupXTxDesc)((_ah), (_ds), \
|
2003-06-23 17:01:19 +00:00
|
|
|
(_txr1), (_txtr1), (_txr2), (_txtr2), (_txr3), (_txtr3)))
|
2004-12-08 17:34:36 +00:00
|
|
|
#define ath_hal_filltxdesc(_ah, _ds, _l, _first, _last, _ds0) \
|
|
|
|
((*(_ah)->ah_fillTxDesc)((_ah), (_ds), (_l), (_first), (_last), (_ds0)))
|
2003-06-23 17:01:19 +00:00
|
|
|
#define ath_hal_txprocdesc(_ah, _ds) \
|
|
|
|
((*(_ah)->ah_procTxDesc)((_ah), (_ds)))
|
2006-02-10 19:07:08 +00:00
|
|
|
#define ath_hal_gettxintrtxqs(_ah, _txqs) \
|
|
|
|
((*(_ah)->ah_getTxIntrQueue)((_ah), (_txqs)))
|
2004-12-08 17:34:36 +00:00
|
|
|
|
|
|
|
#define ath_hal_gpioCfgOutput(_ah, _gpio) \
|
|
|
|
((*(_ah)->ah_gpioCfgOutput)((_ah), (_gpio)))
|
|
|
|
#define ath_hal_gpioset(_ah, _gpio, _b) \
|
|
|
|
((*(_ah)->ah_gpioSet)((_ah), (_gpio), (_b)))
|
2006-02-10 19:07:08 +00:00
|
|
|
#define ath_hal_gpioget(_ah, _gpio) \
|
|
|
|
((*(_ah)->ah_gpioGet)((_ah), (_gpio)))
|
|
|
|
#define ath_hal_gpiosetintr(_ah, _gpio, _b) \
|
|
|
|
((*(_ah)->ah_gpioSetIntr)((_ah), (_gpio), (_b)))
|
|
|
|
|
|
|
|
#define ath_hal_radar_event(_ah) \
|
|
|
|
((*(_ah)->ah_radarHaveEvent)((_ah)))
|
|
|
|
#define ath_hal_procdfs(_ah, _chan) \
|
|
|
|
((*(_ah)->ah_processDfs)((_ah), (_chan)))
|
|
|
|
#define ath_hal_checknol(_ah, _chan, _nchans) \
|
|
|
|
((*(_ah)->ah_dfsNolCheck)((_ah), (_chan), (_nchans)))
|
|
|
|
#define ath_hal_radar_wait(_ah, _chan) \
|
|
|
|
((*(_ah)->ah_radarWait)((_ah), (_chan)))
|
2003-06-23 17:01:19 +00:00
|
|
|
|
|
|
|
#endif /* _DEV_ATH_ATHVAR_H */
|