mirror of
https://git.FreeBSD.org/src.git
synced 2024-12-22 11:17:19 +00:00
c87ba3b18c
the latency based on the Min_Gnt register so use the algorithm found in OpenSolaris as they probably know how to interpret the value Sun puts into these registers (previously, the latency calculated for 66MHz was most likely wrong) and for bridges additionally set up the secondary latency register. Also set up the bridge control register the way it's done in OpenSolaris. As the latency register don't apply to PCI-Express and the bridge control setup wasn't tested on sun4v (besides most likely not being needed), expand the #ifndef SUN4V accordingly. MFC after: 3 days
305 lines
9.4 KiB
C
305 lines
9.4 KiB
C
/*-
|
|
* Copyright (c) 1997, Stefan Esser <se@freebsd.org>
|
|
* Copyright (c) 2000, Michael Smith <msmith@freebsd.org>
|
|
* Copyright (c) 2000, BSDi
|
|
* Copyright (c) 2003, Thomas Moestl <tmm@FreeBSD.org>
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice unmodified, this list of conditions, and the following
|
|
* disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
|
* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
|
* OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
* IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|
* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
|
* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
#include <sys/cdefs.h>
|
|
__FBSDID("$FreeBSD$");
|
|
|
|
#include "opt_ofw_pci.h"
|
|
|
|
#include <sys/param.h>
|
|
#include <sys/bus.h>
|
|
#include <sys/kernel.h>
|
|
#include <sys/libkern.h>
|
|
#include <sys/module.h>
|
|
#include <sys/pciio.h>
|
|
|
|
#include <dev/ofw/ofw_bus.h>
|
|
#include <dev/ofw/ofw_bus_subr.h>
|
|
#include <dev/ofw/ofw_pci.h>
|
|
#include <dev/ofw/openfirm.h>
|
|
|
|
#include <machine/bus.h>
|
|
#ifndef SUN4V
|
|
#include <machine/bus_common.h>
|
|
#include <machine/iommureg.h>
|
|
#endif
|
|
#include <machine/resource.h>
|
|
|
|
#include <dev/pci/pcireg.h>
|
|
#include <dev/pci/pcivar.h>
|
|
#include <dev/pci/pci_private.h>
|
|
|
|
#include <sparc64/pci/ofw_pci.h>
|
|
|
|
#include "pcib_if.h"
|
|
#include "pci_if.h"
|
|
|
|
/* Helper functions */
|
|
static void ofw_pcibus_setup_device(device_t bridge, uint32_t clock,
|
|
u_int busno, u_int slot, u_int func);
|
|
|
|
/* Methods */
|
|
static device_probe_t ofw_pcibus_probe;
|
|
static device_attach_t ofw_pcibus_attach;
|
|
static pci_assign_interrupt_t ofw_pcibus_assign_interrupt;
|
|
static ofw_bus_get_devinfo_t ofw_pcibus_get_devinfo;
|
|
|
|
static device_method_t ofw_pcibus_methods[] = {
|
|
/* Device interface */
|
|
DEVMETHOD(device_probe, ofw_pcibus_probe),
|
|
DEVMETHOD(device_attach, ofw_pcibus_attach),
|
|
|
|
/* Bus interface */
|
|
|
|
/* PCI interface */
|
|
DEVMETHOD(pci_assign_interrupt, ofw_pcibus_assign_interrupt),
|
|
|
|
/* ofw_bus interface */
|
|
DEVMETHOD(ofw_bus_get_devinfo, ofw_pcibus_get_devinfo),
|
|
DEVMETHOD(ofw_bus_get_compat, ofw_bus_gen_get_compat),
|
|
DEVMETHOD(ofw_bus_get_model, ofw_bus_gen_get_model),
|
|
DEVMETHOD(ofw_bus_get_name, ofw_bus_gen_get_name),
|
|
DEVMETHOD(ofw_bus_get_node, ofw_bus_gen_get_node),
|
|
DEVMETHOD(ofw_bus_get_type, ofw_bus_gen_get_type),
|
|
|
|
{ 0, 0 }
|
|
};
|
|
|
|
struct ofw_pcibus_devinfo {
|
|
struct pci_devinfo opd_dinfo;
|
|
struct ofw_bus_devinfo opd_obdinfo;
|
|
};
|
|
|
|
static devclass_t pci_devclass;
|
|
|
|
DEFINE_CLASS_1(pci, ofw_pcibus_driver, ofw_pcibus_methods, 1 /* no softc */,
|
|
pci_driver);
|
|
DRIVER_MODULE(ofw_pcibus, pcib, ofw_pcibus_driver, pci_devclass, 0, 0);
|
|
MODULE_VERSION(ofw_pcibus, 1);
|
|
MODULE_DEPEND(ofw_pcibus, pci, 1, 1, 1);
|
|
|
|
static int
|
|
ofw_pcibus_probe(device_t dev)
|
|
{
|
|
|
|
if (ofw_bus_get_node(dev) == 0)
|
|
return (ENXIO);
|
|
device_set_desc(dev, "OFW PCI bus");
|
|
|
|
return (0);
|
|
}
|
|
|
|
/*
|
|
* Perform miscellaneous setups the firmware usually does not do for us.
|
|
*/
|
|
static void
|
|
ofw_pcibus_setup_device(device_t bridge, uint32_t clock, u_int busno,
|
|
u_int slot, u_int func)
|
|
{
|
|
#ifndef SUN4V
|
|
uint32_t reg;
|
|
|
|
/*
|
|
* Initialize the latency timer register for busmaster devices to
|
|
* work properly. This is another task which the firmware doesn't
|
|
* always perform. The Min_Gnt register can be used to compute its
|
|
* recommended value: it contains the desired latency in units of
|
|
* 1/4 us assuming a clock rate of 33MHz. To calculate the correct
|
|
* latency timer value, the clock frequency of the bus (defaulting
|
|
* to 33MHz) should be used and no wait states assumed.
|
|
* For bridges, we additionally set up the bridge control and the
|
|
* secondary latency registers.
|
|
*/
|
|
if ((PCIB_READ_CONFIG(bridge, busno, slot, func, PCIR_HDRTYPE, 1) &
|
|
PCIM_HDRTYPE) == PCIM_HDRTYPE_BRIDGE) {
|
|
reg = PCIB_READ_CONFIG(bridge, busno, slot, func,
|
|
PCIR_BRIDGECTL_1, 1);
|
|
reg |= PCIB_BCR_MASTER_ABORT_MODE | PCIB_BCR_SERR_ENABLE |
|
|
PCIB_BCR_PERR_ENABLE;
|
|
#ifdef OFW_PCI_DEBUG
|
|
device_printf(bridge,
|
|
"bridge %d/%d/%d: control 0x%x -> 0x%x\n",
|
|
busno, slot, func, PCIB_READ_CONFIG(bridge, busno, slot,
|
|
func, PCIR_BRIDGECTL_1, 1), reg);
|
|
#endif /* OFW_PCI_DEBUG */
|
|
PCIB_WRITE_CONFIG(bridge, busno, slot, func, PCIR_BRIDGECTL_1,
|
|
reg, 1);
|
|
|
|
reg = OFW_PCI_LATENCY;
|
|
#ifdef OFW_PCI_DEBUG
|
|
device_printf(bridge,
|
|
"bridge %d/%d/%d: latency timer %d -> %d\n",
|
|
busno, slot, func, PCIB_READ_CONFIG(bridge, busno, slot,
|
|
func, PCIR_SECLAT_1, 1), reg);
|
|
#endif /* OFW_PCI_DEBUG */
|
|
PCIB_WRITE_CONFIG(bridge, busno, slot, func, PCIR_SECLAT_1,
|
|
reg, 1);
|
|
} else {
|
|
reg = PCIB_READ_CONFIG(bridge, busno, slot, func,
|
|
PCIR_MINGNT, 1);
|
|
if (reg != 0) {
|
|
switch (clock) {
|
|
case 33000000:
|
|
reg *= 8;
|
|
break;
|
|
case 66000000:
|
|
reg *= 4;
|
|
break;
|
|
}
|
|
reg = min(reg, 255);
|
|
} else
|
|
reg = OFW_PCI_LATENCY;
|
|
}
|
|
#ifdef OFW_PCI_DEBUG
|
|
device_printf(bridge, "device %d/%d/%d: latency timer %d -> %d\n",
|
|
busno, slot, func, PCIB_READ_CONFIG(bridge, busno, slot, func,
|
|
PCIR_LATTIMER, 1), reg);
|
|
#endif /* OFW_PCI_DEBUG */
|
|
PCIB_WRITE_CONFIG(bridge, busno, slot, func, PCIR_LATTIMER, reg, 1);
|
|
|
|
/*
|
|
* Compute a value to write into the cache line size register.
|
|
* The role of the streaming cache is unclear in write invalidate
|
|
* transfers, so it is made sure that it's line size is always
|
|
* reached. Generally, the cache line size is fixed at 64 bytes
|
|
* by Fireplane/Safari, JBus and UPA.
|
|
*/
|
|
PCIB_WRITE_CONFIG(bridge, busno, slot, func, PCIR_CACHELNSZ,
|
|
STRBUF_LINESZ / sizeof(uint32_t), 1);
|
|
#endif
|
|
|
|
/*
|
|
* The preset in the intline register is usually wrong. Reset
|
|
* it to 255, so that the PCI code will reroute the interrupt if
|
|
* needed.
|
|
*/
|
|
PCIB_WRITE_CONFIG(bridge, busno, slot, func, PCIR_INTLINE,
|
|
PCI_INVALID_IRQ, 1);
|
|
}
|
|
|
|
static int
|
|
ofw_pcibus_attach(device_t dev)
|
|
{
|
|
device_t pcib;
|
|
struct ofw_pci_register pcir;
|
|
struct ofw_pcibus_devinfo *dinfo;
|
|
phandle_t node, child;
|
|
uint32_t clock;
|
|
u_int busno, domain, func, slot;
|
|
|
|
pcib = device_get_parent(dev);
|
|
domain = pcib_get_domain(dev);
|
|
busno = pcib_get_bus(dev);
|
|
if (bootverbose)
|
|
device_printf(dev, "domain=%d, physical bus=%d\n",
|
|
domain, busno);
|
|
node = ofw_bus_get_node(dev);
|
|
|
|
#ifndef SUN4V
|
|
/* Add the PCI side of the HOST-PCI bridge itself to the bus. */
|
|
if (strcmp(device_get_name(device_get_parent(pcib)), "nexus") == 0 &&
|
|
(dinfo = (struct ofw_pcibus_devinfo *)pci_read_device(pcib,
|
|
domain, busno, 0, 0, sizeof(*dinfo))) != NULL) {
|
|
if (ofw_bus_gen_setup_devinfo(&dinfo->opd_obdinfo, node) != 0)
|
|
pci_freecfg((struct pci_devinfo *)dinfo);
|
|
else
|
|
pci_add_child(dev, (struct pci_devinfo *)dinfo);
|
|
}
|
|
#endif
|
|
|
|
if (OF_getprop(ofw_bus_get_node(pcib), "clock-frequency", &clock,
|
|
sizeof(clock)) == -1)
|
|
clock = 33000000;
|
|
for (child = OF_child(node); child != 0; child = OF_peer(child)) {
|
|
if (OF_getprop(child, "reg", &pcir, sizeof(pcir)) == -1)
|
|
continue;
|
|
slot = OFW_PCI_PHYS_HI_DEVICE(pcir.phys_hi);
|
|
func = OFW_PCI_PHYS_HI_FUNCTION(pcir.phys_hi);
|
|
/* Some OFW device trees contain dupes. */
|
|
if (pci_find_dbsf(domain, busno, slot, func) != NULL)
|
|
continue;
|
|
ofw_pcibus_setup_device(pcib, clock, busno, slot, func);
|
|
dinfo = (struct ofw_pcibus_devinfo *)pci_read_device(pcib,
|
|
domain, busno, slot, func, sizeof(*dinfo));
|
|
if (dinfo == NULL)
|
|
continue;
|
|
if (ofw_bus_gen_setup_devinfo(&dinfo->opd_obdinfo, child) !=
|
|
0) {
|
|
pci_freecfg((struct pci_devinfo *)dinfo);
|
|
continue;
|
|
}
|
|
pci_add_child(dev, (struct pci_devinfo *)dinfo);
|
|
}
|
|
|
|
return (bus_generic_attach(dev));
|
|
}
|
|
|
|
static int
|
|
ofw_pcibus_assign_interrupt(device_t dev, device_t child)
|
|
{
|
|
ofw_pci_intr_t intr;
|
|
int isz;
|
|
|
|
isz = OF_getprop(ofw_bus_get_node(child), "interrupts", &intr,
|
|
sizeof(intr));
|
|
if (isz != sizeof(intr)) {
|
|
/* No property; our best guess is the intpin. */
|
|
intr = pci_get_intpin(child);
|
|
#ifndef SUN4V
|
|
} else if (intr >= 255) {
|
|
/*
|
|
* A fully specified interrupt (including IGN), as present on
|
|
* SPARCengine Ultra AX and E450. Extract the INO and return
|
|
* it.
|
|
*/
|
|
return (INTINO(intr));
|
|
#endif
|
|
}
|
|
/*
|
|
* If we got intr from a property, it may or may not be an intpin.
|
|
* For on-board devices, it frequently is not, and is completely out
|
|
* of the valid intpin range. For PCI slots, it hopefully is,
|
|
* otherwise we will have trouble interfacing with non-OFW buses
|
|
* such as cardbus.
|
|
* Since we cannot tell which it is without violating layering, we
|
|
* will always use the route_interrupt method, and treat exceptions
|
|
* on the level they become apparent.
|
|
*/
|
|
return (PCIB_ROUTE_INTERRUPT(device_get_parent(dev), child, intr));
|
|
}
|
|
|
|
static const struct ofw_bus_devinfo *
|
|
ofw_pcibus_get_devinfo(device_t bus, device_t dev)
|
|
{
|
|
struct ofw_pcibus_devinfo *dinfo;
|
|
|
|
dinfo = device_get_ivars(dev);
|
|
return (&dinfo->opd_obdinfo);
|
|
}
|