mirror of
https://git.FreeBSD.org/src.git
synced 2024-12-23 11:18:54 +00:00
cea2b8b915
library: o) Increase inline unit / large function growth limits for MIPS to accommodate the needs of the Simple Executive, which uses a shocking amount of inlining. o) Remove TARGET_OCTEON and use CPU_CNMIPS to do things required by cnMIPS and the Octeon SoC. o) Add OCTEON_VENDOR_LANNER to use Lanner's allocation of vendor-specific board numbers, specifically to support the MR320. o) Add OCTEON_BOARD_CAPK_0100ND to hard-wire configuration for the CAPK-0100nd, which improperly uses an evaluation board's board number and breaks board detection at runtime. This board is sold by Portwell as the CAM-0100. o) Add support for the RTC available on some Octeon boards. o) Add support for the Octeon PCI bus. Note that rman_[sg]et_virtual for IO ports can not work unless building for n64. o) Clean up the CompactFlash driver to use Simple Executive macros and structures where possible (it would be advisable to use the Simple Executive API to set the PIO mode, too, but that is not done presently.) Also use structures from FreeBSD's ATA layer rather than structures copied from Linux. o) Print available Octeon SoC features on boot. o) Add support for the Octeon timecounter. o) Use the Simple Executive's routines rather than local copies for doing reads and writes to 64-bit addresses and use its macros for various device addresses rather than using local copies. o) Rename octeon_board_real to octeon_is_simulation to reduce differences with Cavium-provided code originally written for Linux. Also make it use the same simplified test that the Simple Executive and Linux both use rather than our complex one. o) Add support for the Octeon CIU, which is the main interrupt unit, as a bus to use normal interrupt allocation and setup routines. o) Use the Simple Executive's bootmem facility to allocate physical memory for the kernel, rather than assuming we know which addresses we can steal. NB: This may reduce the amount of RAM the kernel reports you as having if you are leaving large temporary allocations made by U-Boot allocated when starting FreeBSD. o) Add a port of the Cavium-provided Ethernet driver for Linux. This changes Ethernet interface naming from rgmxN to octeN. The new driver has vast improvements over the old one, both in performance and functionality, but does still have some features which have not been ported entirely and there may be unimplemented code that can be hit in everyday use. I will make every effort to correct those as they are reported. o) Support loading the kernel on non-contiguous cores. o) Add very conservative support for harvesting randomness from the Octeon random number device. o) Turn SMP on by default. o) Clean up the style of the Octeon kernel configurations a little and make them compile with -march=octeon. o) Add support for the Lanner MR320 and the CAPK-0100nd to the Simple Executive. o) Modify the Simple Executive to build on FreeBSD and to build without executive-config.h or cvmx-config.h. In the future we may want to revert part of these changes and supply executive-config.h and cvmx-config.h and access to the options contained in those files via kernel configuration files. o) Modify the Simple Executive USB routines to support getting and setting of the USB PID.
106 lines
3.6 KiB
C
106 lines
3.6 KiB
C
/***********************license start************************************
|
|
* Copyright (c) 2005-2007 Cavium Networks (support@cavium.com). All rights
|
|
* reserved.
|
|
*
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions are
|
|
* met:
|
|
*
|
|
* * Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
*
|
|
* * Redistributions in binary form must reproduce the above
|
|
* copyright notice, this list of conditions and the following
|
|
* disclaimer in the documentation and/or other materials provided
|
|
* with the distribution.
|
|
*
|
|
* * Neither the name of Cavium Networks nor the names of
|
|
* its contributors may be used to endorse or promote products
|
|
* derived from this software without specific prior written
|
|
* permission.
|
|
*
|
|
* TO THE MAXIMUM EXTENT PERMITTED BY LAW, THE SOFTWARE IS PROVIDED "AS IS"
|
|
* AND WITH ALL FAULTS AND CAVIUM NETWORKS MAKES NO PROMISES, REPRESENTATIONS
|
|
* OR WARRANTIES, EITHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, WITH
|
|
* RESPECT TO THE SOFTWARE, INCLUDING ITS CONDITION, ITS CONFORMITY TO ANY
|
|
* REPRESENTATION OR DESCRIPTION, OR THE EXISTENCE OF ANY LATENT OR PATENT
|
|
* DEFECTS, AND CAVIUM SPECIFICALLY DISCLAIMS ALL IMPLIED (IF ANY) WARRANTIES
|
|
* OF TITLE, MERCHANTABILITY, NONINFRINGEMENT, FITNESS FOR A PARTICULAR
|
|
* PURPOSE, LACK OF VIRUSES, ACCURACY OR COMPLETENESS, QUIET ENJOYMENT, QUIET
|
|
* POSSESSION OR CORRESPONDENCE TO DESCRIPTION. THE ENTIRE RISK ARISING OUT
|
|
* OF USE OR PERFORMANCE OF THE SOFTWARE LIES WITH YOU.
|
|
*
|
|
*
|
|
* For any questions regarding licensing please contact marketing@caviumnetworks.com
|
|
*
|
|
***********************license end**************************************/
|
|
/* $FreeBSD$ */
|
|
|
|
#ifndef _CAVIUM_OCTOPCIREG_H_
|
|
#define _CAVIUM_OCTOPCIREG_H_
|
|
|
|
/**
|
|
* This is the bit decoding used for the Octeon PCI controller addresses for config space
|
|
*/
|
|
typedef union
|
|
{
|
|
uint64_t u64;
|
|
uint64_t * u64_ptr;
|
|
uint32_t * u32_ptr;
|
|
uint16_t * u16_ptr;
|
|
uint8_t * u8_ptr;
|
|
struct
|
|
{
|
|
uint64_t upper : 2;
|
|
uint64_t reserved : 13;
|
|
uint64_t io : 1;
|
|
uint64_t did : 5;
|
|
uint64_t subdid : 3;
|
|
uint64_t reserved2 : 4;
|
|
uint64_t endian_swap : 2;
|
|
uint64_t reserved3 : 10;
|
|
uint64_t bus : 8;
|
|
uint64_t dev : 5;
|
|
uint64_t func : 3;
|
|
uint64_t reg : 8;
|
|
} s;
|
|
} octeon_pci_config_space_address_t;
|
|
|
|
typedef union
|
|
{
|
|
uint64_t u64;
|
|
uint32_t * u32_ptr;
|
|
uint16_t * u16_ptr;
|
|
uint8_t * u8_ptr;
|
|
struct
|
|
{
|
|
uint64_t upper : 2;
|
|
uint64_t reserved : 13;
|
|
uint64_t io : 1;
|
|
uint64_t did : 5;
|
|
uint64_t subdid : 3;
|
|
uint64_t reserved2 : 4;
|
|
uint64_t endian_swap : 2;
|
|
uint64_t res1 : 1;
|
|
uint64_t port : 1;
|
|
uint64_t addr : 32;
|
|
} s;
|
|
} octeon_pci_io_space_address_t;
|
|
|
|
|
|
#define CVMX_OCT_SUBDID_PCI_CFG 1
|
|
#define CVMX_OCT_SUBDID_PCI_IO 2
|
|
#define CVMX_OCT_SUBDID_PCI_MEM1 3
|
|
#define CVMX_OCT_SUBDID_PCI_MEM2 4
|
|
#define CVMX_OCT_SUBDID_PCI_MEM3 5
|
|
#define CVMX_OCT_SUBDID_PCI_MEM4 6
|
|
|
|
#define CVMX_OCT_PCI_IO_BASE 0x00001000
|
|
#define CVMX_OCT_PCI_IO_SIZE 0x08000000
|
|
|
|
#define CVMX_OCT_PCI_MEM1_BASE 0x80000000
|
|
#define CVMX_OCT_PCI_MEM1_SIZE 0x40000000
|
|
|
|
#endif /* !_CAVIUM_OCTOPCIREG_H_ */
|