mirror of
https://git.FreeBSD.org/src.git
synced 2024-12-18 10:35:55 +00:00
4e612cddb9
updating the GTT and flushing the AGP TLB by storing the GTT in write-combining memory. On x86 flushing the AGP TLB is done by an I/O operation or a store to a MMIO register in uncacheable memory. Both cases imply that WC buffers are flushed so no memory barriers are needed. On powerpc there is no WC memory type. It maps to uncacheable memory and two stores to uncacheable memory, such as to the GTT and then to an MMIO register, are strongly ordered, so no memory barriers are needed either. MFC after: 1 month
516 lines
13 KiB
C
516 lines
13 KiB
C
/*-
|
|
* Copyright (c) 2004, 2005 Jung-uk Kim <jkim@FreeBSD.org>
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
* SUCH DAMAGE.
|
|
*/
|
|
|
|
#include <sys/cdefs.h>
|
|
__FBSDID("$FreeBSD$");
|
|
|
|
#include <sys/param.h>
|
|
#include <sys/systm.h>
|
|
#include <sys/malloc.h>
|
|
#include <sys/kernel.h>
|
|
#include <sys/module.h>
|
|
#include <sys/bus.h>
|
|
#include <sys/lock.h>
|
|
#include <sys/mutex.h>
|
|
#include <sys/proc.h>
|
|
|
|
#include <dev/agp/agppriv.h>
|
|
#include <dev/agp/agpreg.h>
|
|
#include <dev/pci/pcivar.h>
|
|
#include <dev/pci/pcireg.h>
|
|
|
|
#include <vm/vm.h>
|
|
#include <vm/vm_object.h>
|
|
#include <vm/pmap.h>
|
|
#include <machine/bus.h>
|
|
#include <machine/resource.h>
|
|
#include <sys/rman.h>
|
|
|
|
/* XXX */
|
|
extern void pci_cfgregwrite(int, int, int, int, uint32_t, int);
|
|
extern uint32_t pci_cfgregread(int, int, int, int, int);
|
|
|
|
static void agp_amd64_apbase_fixup(device_t);
|
|
|
|
static void agp_amd64_uli_init(device_t);
|
|
static int agp_amd64_uli_set_aperture(device_t, uint32_t);
|
|
|
|
static int agp_amd64_nvidia_match(uint16_t);
|
|
static void agp_amd64_nvidia_init(device_t);
|
|
static int agp_amd64_nvidia_set_aperture(device_t, uint32_t);
|
|
|
|
static int agp_amd64_via_match(void);
|
|
static void agp_amd64_via_init(device_t);
|
|
static int agp_amd64_via_set_aperture(device_t, uint32_t);
|
|
|
|
MALLOC_DECLARE(M_AGP);
|
|
|
|
#define AMD64_MAX_MCTRL 8
|
|
|
|
struct agp_amd64_softc {
|
|
struct agp_softc agp;
|
|
uint32_t initial_aperture;
|
|
struct agp_gatt *gatt;
|
|
uint32_t apbase;
|
|
int mctrl[AMD64_MAX_MCTRL];
|
|
int n_mctrl;
|
|
int via_agp;
|
|
};
|
|
|
|
static const char*
|
|
agp_amd64_match(device_t dev)
|
|
{
|
|
if (pci_get_class(dev) != PCIC_BRIDGE ||
|
|
pci_get_subclass(dev) != PCIS_BRIDGE_HOST ||
|
|
agp_find_caps(dev) == 0)
|
|
return (NULL);
|
|
|
|
switch (pci_get_devid(dev)) {
|
|
case 0x74541022:
|
|
return ("AMD 8151 AGP graphics tunnel");
|
|
case 0x07551039:
|
|
return ("SiS 755 host to AGP bridge");
|
|
case 0x07601039:
|
|
return ("SiS 760 host to AGP bridge");
|
|
case 0x168910b9:
|
|
return ("ULi M1689 AGP Controller");
|
|
case 0x00d110de:
|
|
if (agp_amd64_nvidia_match(0x00d2))
|
|
return (NULL);
|
|
return ("NVIDIA nForce3 AGP Controller");
|
|
case 0x00e110de:
|
|
if (agp_amd64_nvidia_match(0x00e2))
|
|
return (NULL);
|
|
return ("NVIDIA nForce3-250 AGP Controller");
|
|
case 0x02041106:
|
|
return ("VIA 8380 host to PCI bridge");
|
|
case 0x02381106:
|
|
return ("VIA 3238 host to PCI bridge");
|
|
case 0x02821106:
|
|
return ("VIA K8T800Pro host to PCI bridge");
|
|
case 0x31881106:
|
|
return ("VIA 8385 host to PCI bridge");
|
|
}
|
|
|
|
return (NULL);
|
|
}
|
|
|
|
static int
|
|
agp_amd64_nvidia_match(uint16_t devid)
|
|
{
|
|
/* XXX nForce3 requires secondary AGP bridge at 0:11:0. */
|
|
if (pci_cfgregread(0, 11, 0, PCIR_CLASS, 1) != PCIC_BRIDGE ||
|
|
pci_cfgregread(0, 11, 0, PCIR_SUBCLASS, 1) != PCIS_BRIDGE_PCI ||
|
|
pci_cfgregread(0, 11, 0, PCIR_VENDOR, 2) != 0x10de ||
|
|
pci_cfgregread(0, 11, 0, PCIR_DEVICE, 2) != devid)
|
|
return (ENXIO);
|
|
|
|
return (0);
|
|
}
|
|
|
|
static int
|
|
agp_amd64_via_match(void)
|
|
{
|
|
/* XXX Some VIA bridge requires secondary AGP bridge at 0:1:0. */
|
|
if (pci_cfgregread(0, 1, 0, PCIR_CLASS, 1) != PCIC_BRIDGE ||
|
|
pci_cfgregread(0, 1, 0, PCIR_SUBCLASS, 1) != PCIS_BRIDGE_PCI ||
|
|
pci_cfgregread(0, 1, 0, PCIR_VENDOR, 2) != 0x1106 ||
|
|
pci_cfgregread(0, 1, 0, PCIR_DEVICE, 2) != 0xb188 ||
|
|
(pci_cfgregread(0, 1, 0, AGP_VIA_AGPSEL, 1) & 2))
|
|
return (0);
|
|
|
|
return (1);
|
|
}
|
|
|
|
static int
|
|
agp_amd64_probe(device_t dev)
|
|
{
|
|
const char *desc;
|
|
|
|
if (resource_disabled("agp", device_get_unit(dev)))
|
|
return (ENXIO);
|
|
if ((desc = agp_amd64_match(dev))) {
|
|
device_set_desc(dev, desc);
|
|
return (BUS_PROBE_DEFAULT);
|
|
}
|
|
|
|
return (ENXIO);
|
|
}
|
|
|
|
static int
|
|
agp_amd64_attach(device_t dev)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
struct agp_gatt *gatt;
|
|
uint32_t devid;
|
|
int i, n, error;
|
|
|
|
for (i = 0, n = 0; i < PCI_SLOTMAX && n < AMD64_MAX_MCTRL; i++) {
|
|
devid = pci_cfgregread(0, i, 3, 0, 4);
|
|
if (devid == 0x11031022 || devid == 0x12031022) {
|
|
sc->mctrl[n] = i;
|
|
n++;
|
|
}
|
|
}
|
|
if (n == 0)
|
|
return (ENXIO);
|
|
|
|
sc->n_mctrl = n;
|
|
|
|
if (bootverbose)
|
|
device_printf(dev, "%d Miscellaneous Control unit(s) found.\n",
|
|
sc->n_mctrl);
|
|
|
|
if ((error = agp_generic_attach(dev)))
|
|
return (error);
|
|
|
|
sc->initial_aperture = AGP_GET_APERTURE(dev);
|
|
|
|
for (;;) {
|
|
gatt = agp_alloc_gatt(dev);
|
|
if (gatt)
|
|
break;
|
|
|
|
/*
|
|
* Probably contigmalloc failure. Try reducing the
|
|
* aperture so that the gatt size reduces.
|
|
*/
|
|
if (AGP_SET_APERTURE(dev, AGP_GET_APERTURE(dev) / 2)) {
|
|
agp_generic_detach(dev);
|
|
return (ENOMEM);
|
|
}
|
|
}
|
|
sc->gatt = gatt;
|
|
|
|
switch (pci_get_vendor(dev)) {
|
|
case 0x10b9: /* ULi */
|
|
agp_amd64_uli_init(dev);
|
|
if (agp_amd64_uli_set_aperture(dev, sc->initial_aperture))
|
|
return (ENXIO);
|
|
break;
|
|
|
|
case 0x10de: /* nVidia */
|
|
agp_amd64_nvidia_init(dev);
|
|
if (agp_amd64_nvidia_set_aperture(dev, sc->initial_aperture))
|
|
return (ENXIO);
|
|
break;
|
|
|
|
case 0x1106: /* VIA */
|
|
sc->via_agp = agp_amd64_via_match();
|
|
if (sc->via_agp) {
|
|
agp_amd64_via_init(dev);
|
|
if (agp_amd64_via_set_aperture(dev,
|
|
sc->initial_aperture))
|
|
return (ENXIO);
|
|
}
|
|
break;
|
|
}
|
|
|
|
/* Install the gatt and enable aperture. */
|
|
for (i = 0; i < sc->n_mctrl; i++) {
|
|
pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_ATTBASE,
|
|
(uint32_t)(gatt->ag_physical >> 8) & AGP_AMD64_ATTBASE_MASK,
|
|
4);
|
|
pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL,
|
|
(pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) |
|
|
AGP_AMD64_APCTRL_GARTEN) &
|
|
~(AGP_AMD64_APCTRL_DISGARTCPU | AGP_AMD64_APCTRL_DISGARTIO),
|
|
4);
|
|
}
|
|
|
|
return (0);
|
|
}
|
|
|
|
static int
|
|
agp_amd64_detach(device_t dev)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
int i;
|
|
|
|
agp_free_cdev(dev);
|
|
|
|
for (i = 0; i < sc->n_mctrl; i++)
|
|
pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL,
|
|
pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) &
|
|
~AGP_AMD64_APCTRL_GARTEN, 4);
|
|
|
|
AGP_SET_APERTURE(dev, sc->initial_aperture);
|
|
agp_free_gatt(sc->gatt);
|
|
agp_free_res(dev);
|
|
|
|
return (0);
|
|
}
|
|
|
|
static uint32_t agp_amd64_table[] = {
|
|
0x02000000, /* 32 MB */
|
|
0x04000000, /* 64 MB */
|
|
0x08000000, /* 128 MB */
|
|
0x10000000, /* 256 MB */
|
|
0x20000000, /* 512 MB */
|
|
0x40000000, /* 1024 MB */
|
|
0x80000000, /* 2048 MB */
|
|
};
|
|
|
|
#define AGP_AMD64_TABLE_SIZE \
|
|
(sizeof(agp_amd64_table) / sizeof(agp_amd64_table[0]))
|
|
|
|
static uint32_t
|
|
agp_amd64_get_aperture(device_t dev)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
uint32_t i;
|
|
|
|
i = (pci_cfgregread(0, sc->mctrl[0], 3, AGP_AMD64_APCTRL, 4) &
|
|
AGP_AMD64_APCTRL_SIZE_MASK) >> 1;
|
|
|
|
if (i >= AGP_AMD64_TABLE_SIZE)
|
|
return (0);
|
|
|
|
return (agp_amd64_table[i]);
|
|
}
|
|
|
|
static int
|
|
agp_amd64_set_aperture(device_t dev, uint32_t aperture)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
uint32_t i;
|
|
int j;
|
|
|
|
for (i = 0; i < AGP_AMD64_TABLE_SIZE; i++)
|
|
if (agp_amd64_table[i] == aperture)
|
|
break;
|
|
if (i >= AGP_AMD64_TABLE_SIZE)
|
|
return (EINVAL);
|
|
|
|
for (j = 0; j < sc->n_mctrl; j++)
|
|
pci_cfgregwrite(0, sc->mctrl[j], 3, AGP_AMD64_APCTRL,
|
|
(pci_cfgregread(0, sc->mctrl[j], 3, AGP_AMD64_APCTRL, 4) &
|
|
~(AGP_AMD64_APCTRL_SIZE_MASK)) | (i << 1), 4);
|
|
|
|
switch (pci_get_vendor(dev)) {
|
|
case 0x10b9: /* ULi */
|
|
return (agp_amd64_uli_set_aperture(dev, aperture));
|
|
break;
|
|
|
|
case 0x10de: /* nVidia */
|
|
return (agp_amd64_nvidia_set_aperture(dev, aperture));
|
|
break;
|
|
|
|
case 0x1106: /* VIA */
|
|
if (sc->via_agp)
|
|
return (agp_amd64_via_set_aperture(dev, aperture));
|
|
break;
|
|
}
|
|
|
|
return (0);
|
|
}
|
|
|
|
static int
|
|
agp_amd64_bind_page(device_t dev, vm_offset_t offset, vm_offset_t physical)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
|
|
if (offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
|
|
return (EINVAL);
|
|
|
|
sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] =
|
|
(physical & 0xfffff000) | ((physical >> 28) & 0x00000ff0) | 3;
|
|
|
|
return (0);
|
|
}
|
|
|
|
static int
|
|
agp_amd64_unbind_page(device_t dev, vm_offset_t offset)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
|
|
if (offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
|
|
return (EINVAL);
|
|
|
|
sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0;
|
|
|
|
return (0);
|
|
}
|
|
|
|
static void
|
|
agp_amd64_flush_tlb(device_t dev)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
int i;
|
|
|
|
for (i = 0; i < sc->n_mctrl; i++)
|
|
pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL,
|
|
pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL, 4) |
|
|
AGP_AMD64_CACHECTRL_INVGART, 4);
|
|
}
|
|
|
|
static void
|
|
agp_amd64_apbase_fixup(device_t dev)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
uint32_t apbase;
|
|
int i;
|
|
|
|
sc->apbase = rman_get_start(sc->agp.as_aperture);
|
|
apbase = (sc->apbase >> 25) & AGP_AMD64_APBASE_MASK;
|
|
for (i = 0; i < sc->n_mctrl; i++)
|
|
pci_cfgregwrite(0, sc->mctrl[i], 3,
|
|
AGP_AMD64_APBASE, apbase, 4);
|
|
}
|
|
|
|
static void
|
|
agp_amd64_uli_init(device_t dev)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
|
|
agp_amd64_apbase_fixup(dev);
|
|
pci_write_config(dev, AGP_AMD64_ULI_APBASE,
|
|
(pci_read_config(dev, AGP_AMD64_ULI_APBASE, 4) & 0x0000000f) |
|
|
sc->apbase, 4);
|
|
pci_write_config(dev, AGP_AMD64_ULI_HTT_FEATURE, sc->apbase, 4);
|
|
}
|
|
|
|
static int
|
|
agp_amd64_uli_set_aperture(device_t dev, uint32_t aperture)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
|
|
switch (aperture) {
|
|
case 0x02000000: /* 32 MB */
|
|
case 0x04000000: /* 64 MB */
|
|
case 0x08000000: /* 128 MB */
|
|
case 0x10000000: /* 256 MB */
|
|
break;
|
|
default:
|
|
return (EINVAL);
|
|
}
|
|
|
|
pci_write_config(dev, AGP_AMD64_ULI_ENU_SCR,
|
|
sc->apbase + aperture - 1, 4);
|
|
|
|
return (0);
|
|
}
|
|
|
|
static void
|
|
agp_amd64_nvidia_init(device_t dev)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
|
|
agp_amd64_apbase_fixup(dev);
|
|
pci_write_config(dev, AGP_AMD64_NVIDIA_0_APBASE,
|
|
(pci_read_config(dev, AGP_AMD64_NVIDIA_0_APBASE, 4) & 0x0000000f) |
|
|
sc->apbase, 4);
|
|
pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE1, sc->apbase, 4);
|
|
pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE2, sc->apbase, 4);
|
|
}
|
|
|
|
static int
|
|
agp_amd64_nvidia_set_aperture(device_t dev, uint32_t aperture)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
uint32_t apsize;
|
|
|
|
switch (aperture) {
|
|
case 0x02000000: apsize = 0x0f; break; /* 32 MB */
|
|
case 0x04000000: apsize = 0x0e; break; /* 64 MB */
|
|
case 0x08000000: apsize = 0x0c; break; /* 128 MB */
|
|
case 0x10000000: apsize = 0x08; break; /* 256 MB */
|
|
case 0x20000000: apsize = 0x00; break; /* 512 MB */
|
|
default:
|
|
return (EINVAL);
|
|
}
|
|
|
|
pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE,
|
|
(pci_cfgregread(0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE, 4) &
|
|
0xfffffff0) | apsize, 4);
|
|
pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT1,
|
|
sc->apbase + aperture - 1, 4);
|
|
pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT2,
|
|
sc->apbase + aperture - 1, 4);
|
|
|
|
return (0);
|
|
}
|
|
|
|
static void
|
|
agp_amd64_via_init(device_t dev)
|
|
{
|
|
struct agp_amd64_softc *sc = device_get_softc(dev);
|
|
|
|
agp_amd64_apbase_fixup(dev);
|
|
pci_cfgregwrite(0, 1, 0, AGP3_VIA_ATTBASE, sc->gatt->ag_physical, 4);
|
|
pci_cfgregwrite(0, 1, 0, AGP3_VIA_GARTCTRL,
|
|
pci_cfgregread(0, 1, 0, AGP3_VIA_ATTBASE, 4) | 0x180, 4);
|
|
}
|
|
|
|
static int
|
|
agp_amd64_via_set_aperture(device_t dev, uint32_t aperture)
|
|
{
|
|
uint32_t apsize;
|
|
|
|
apsize = ((aperture - 1) >> 20) ^ 0xff;
|
|
if ((((apsize ^ 0xff) << 20) | ((1 << 20) - 1)) + 1 != aperture)
|
|
return (EINVAL);
|
|
pci_cfgregwrite(0, 1, 0, AGP3_VIA_APSIZE, apsize, 1);
|
|
|
|
return (0);
|
|
}
|
|
|
|
static device_method_t agp_amd64_methods[] = {
|
|
/* Device interface */
|
|
DEVMETHOD(device_probe, agp_amd64_probe),
|
|
DEVMETHOD(device_attach, agp_amd64_attach),
|
|
DEVMETHOD(device_detach, agp_amd64_detach),
|
|
DEVMETHOD(device_shutdown, bus_generic_shutdown),
|
|
DEVMETHOD(device_suspend, bus_generic_suspend),
|
|
DEVMETHOD(device_resume, bus_generic_resume),
|
|
|
|
/* AGP interface */
|
|
DEVMETHOD(agp_get_aperture, agp_amd64_get_aperture),
|
|
DEVMETHOD(agp_set_aperture, agp_amd64_set_aperture),
|
|
DEVMETHOD(agp_bind_page, agp_amd64_bind_page),
|
|
DEVMETHOD(agp_unbind_page, agp_amd64_unbind_page),
|
|
DEVMETHOD(agp_flush_tlb, agp_amd64_flush_tlb),
|
|
DEVMETHOD(agp_enable, agp_generic_enable),
|
|
DEVMETHOD(agp_alloc_memory, agp_generic_alloc_memory),
|
|
DEVMETHOD(agp_free_memory, agp_generic_free_memory),
|
|
DEVMETHOD(agp_bind_memory, agp_generic_bind_memory),
|
|
DEVMETHOD(agp_unbind_memory, agp_generic_unbind_memory),
|
|
|
|
{ 0, 0 }
|
|
};
|
|
|
|
static driver_t agp_amd64_driver = {
|
|
"agp",
|
|
agp_amd64_methods,
|
|
sizeof(struct agp_amd64_softc),
|
|
};
|
|
|
|
static devclass_t agp_devclass;
|
|
|
|
DRIVER_MODULE(agp_amd64, hostb, agp_amd64_driver, agp_devclass, 0, 0);
|
|
MODULE_DEPEND(agp_amd64, agp, 1, 1, 1);
|
|
MODULE_DEPEND(agp_amd64, pci, 1, 1, 1);
|